# Dayananda Sagar College of Engineering Department of Electronics and Communication

# FUNDAMENTALS OF VLSI DESIGN

By Dr.Usha. C

# MODULE-2 Design with MOSFETs

## **Ideal Switches and Boolean Operation**







Figure 2.3 Connection convention used in schematic diagrams



Figure 2.4 Parallel-connected switches





Figure 2.6 Series-connected complementary switches





### **MOSFET** as switches











# **FET Threshold Voltages**

#### nFET

$$V_{Tn} = 0.5 \text{ V to } 0.7 \text{ V}$$



Figure 2.14 Threshold voltage of an nFET

Open Switch

**Closed Switch** 

$$V_{GSn} \leq V_{Tn}$$

$$V_{GSn} \ge V_{Tn}$$

$$V_A = V_{GSn}$$
  $V_A \le V_{Tn}$ 

$$V_A \leq V_{Tn}$$

A=0

#### **pFET**



Open Switch

 $V_{SGp} \leq |V_{Tp}|$ 

**Closed Switch** 

$$V_{SGp} \geq \left|V_{Tp}\right|$$

$$V_A + V_{SGp} = V_{DD}$$

$$V_A = V_{DD} - V_{SGp}$$

$$V_{DD} - |V_{Tp}|$$

# Pass Characteristics nFET



Threshold Voltage Loss

$$V_1 = V_{DD} - V_{Tn}$$

nFET can pass Weak logic 1 and strong logic 0

#### **pFET**



pFET can pass Weak logic 0 and strong logic 1

CMOS circuits are designed to account for the transmission levels. The following rules are the basis for our design

- 1. Use pFETs to pass logic 1 voltages of VDD
- 2. Use nFETs to pass logic 0 voltages of VSS=0V

# **Basic Logic Gates in CMOS**



General CMOS logic gate



Figure 2.19 Operation of a CMOS logic gate

#### **Complementary Pair**





#### **NOT Gate**

$$f(x) = NOT(x) = \bar{x}$$

If 
$$x = 0$$
 then  $\bar{x} = 1$   
If  $x = 1$  then  $\bar{x} = 0$ 



#### **CMOS NOT Gate**



$$f = \bar{x} \cdot 1 + x \cdot 0$$
$$f = \bar{x}$$



#### **CMOS NOR Gate**





$$g(x,y) = \bar{x} \cdot \bar{y} \cdot 1 + x \cdot 0 + y \cdot 0$$

|              | Basic Logic Gates in CMOS 35 |
|--------------|------------------------------|
| 1 · x · y    |                              |
| - und lies I |                              |
| 4            |                              |
| - 0·y        | and the smother P            |
| 5000         | g(x,y) = x + y               |
| 0. 8         |                              |
|              | 1 · x · y  +  0 · y  +       |

| x | y | Mpx | Мру | Mnx | Mny | 8 |
|---|---|-----|-----|-----|-----|---|
| 0 | 0 | on  | on  | off | off | 1 |
| 0 | 1 | on  | off | off | on  | 0 |
| 1 | 0 | off | on  | on  | off | 0 |
| 1 | 1 | off | off | on  | on  | 0 |

#### **NOR3 Logic Gates**



### **CMOS NAND Gates**

$$h(x,y) = \bar{x} \cdot \bar{y} \cdot 1 + \bar{x} \cdot y \cdot 1 + x \cdot \bar{y} \cdot 1 + x \cdot y \cdot 0$$







$$h(x,y) = \bar{x} \cdot 1 + \bar{y} \cdot 1 + x \cdot y \cdot 0$$



| 0 0               | Mpx                    | Мру                    | Mnx                    | Mny                    | h   |
|-------------------|------------------------|------------------------|------------------------|------------------------|-----|
| 0 1<br>1 0<br>1 1 | on<br>on<br>off<br>off | on<br>off<br>on<br>off | off<br>off<br>on<br>on | off<br>on<br>off<br>on | 1 1 |

eration



# **Complex Logic Gates in CMOS**

# **Generalized AOI and OAI Logic Gates**





## **Transmission Gate Circuits**



#### nMOS process



CMOS process



#### **BiCMOS** process

| COLOR                                        | STICK    | ENCODING        | LAYERS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MASK LAYOUT EN                     | CODING        | CIF LAYER                 |
|----------------------------------------------|----------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------|---------------------------|
| ORANGE                                       |          | NOCHROME        | Polysilicon 2 MONOCHROME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                    | <b>Z</b> Z    | CPS                       |
| SEE<br>COLOR<br>PLATE 1(c)                   | •        |                 | Bipolar npn<br>transistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | see Figure 3–13(f)                 |               | Not applicable            |
| PINK                                         | Not sepa | rately encoded  | p-base of<br>bipolar npn<br>transistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                    |               | CBA                       |
| PALE<br>GREEN                                | Not sepa | arately encoded | Buried<br>collector of<br>bipolar npn<br>transistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | n-well                             |               | CCA                       |
| FEATUR                                       | RE       | FEATURE (S'     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FEATURE (SYMBOL)<br>(MONOCHROME)   | FEATI<br>(MON | JRE (MASK)<br>IOCHROME)   |
| n-type enha<br>poly: 2 trans<br>Transistor i | sistor   | DEMARCATIO      | L:W<br>G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GREEN GREEN GRANGE                 | s             | G                         |
| p-type enha<br>poly 2 trans<br>Note: p-type  | sistor   | DEMARCATION     | Control of the Contro | ORANGE below the demarcation line. |               |                           |
| npn bipola<br>transistor                     |          | 4               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>-</b> K                         |               | ure 3-13(f)<br>or plate 6 |











FIGURE 3.2 Stick diagrams and corresponding mask layout examples.

# nMOS Design Style

#### The layout of nMOS involves

- 1. n-diffusion and other thinoxide regions –green
- 2. Polysilicon 1-red
- 3. Metal 1-blue
- 4. Implant-yellow
- 5. Contacts-black or brown

The Transistor is formed wherever poly crosses n-diffusion (red over green) and all diffusion wire (interconnection) a re n-type (green)

# **Steps for Layout**

- Draw the meta(blue) VDD and GND rails
- Thinox(green) paths may be drawn between rails for inverters
- Depletion mode transistors connected from output point to VDD and pull-down structure of enhancement mode connected between output and GND
- Implants for depletion mode transistor
- Signal paths may also be switched by pass transistor
- Leaf-cell boundaries are conveniently shown on stick diagram

# **Examples**

#### **nMOS Inverter**



# nMOS Depletion load NOR



# nMOS Depletion load NAND



# nMOS Depletion load for function f=(xy+z)'

#### **Buses, Control Signals, Interconnections and leaf Boundaries**



## **CMOS DESIGN STYLE**

#### **CMOS** stick Diagram Basic steps

| Steps for CMOS are similar to NMOS But one difference is that depletion mode FETs are not used. |
|-------------------------------------------------------------------------------------------------|
| Here, yellow/ brown is used to identify PMOS.                                                   |
| The two types of FET, n and p, are separated in the diagram by the demarcation line.            |
| This line represents the well (n/p-well).                                                       |
| Above this line are all p-type MOSFETs.                                                         |
| Below this line n-type MOSFET are present.                                                      |

| No Diffusion can cross demarcation line.                   |
|------------------------------------------------------------|
| Only poly and metal can cross demarcation line             |
| N-diffusion and p-diffusion are joined using a metal wire. |
| First step is to draw two parallel rails for VDD and GND.  |
| Next draw a demarcation line (brown)                       |
| Place all PMOS above and NMOS below this line.             |
| Connect them using wires (metal).                          |
|                                                            |

# **Examples**

#### **CMOS INVERTER**



## **CMOS NAND**



## **CMOS NOR**



### **Types of Design Rules**

#### 1. Industry Standard: Micron Rule

- All device dimensions are expressed in terms of absolute dimension( $\mu$ m/nm)
- These rules will not support proportional scaling

#### 2. λ Based Design Rules:

- Developed by Mead and Conway.
- $\square$  All device dimensions are expresses in terms of a scalable parameter  $\lambda$ .
- $\square$   $\lambda = L/2$ ; L = The minimum feature size of transistor
- $\Box$  L = 2  $\lambda$
- ☐ These rules support proportional scaling.
- ☐ They should be applied carefully in sub-micron CMOS process

## λ Based Design Rules

- ☐ In MOS, the minimum feature size of Tr is:
  - $\circ$  (L/W)n = 1/1 = 2
- ☐ In CMOS, the minimum feature size of Tr is:
  - $\circ$  (L/W)n = 1/1.5 = 2 λ/3 λ
  - O Active area = L\*W = 6  $\lambda$ 2
- $\square$  Minimum length or width of a feature on a layer is  $2\lambda$ 
  - To allow for shape contraction
- $\square$  Minimum separation of features on a layer is  $2\lambda$ 
  - To ensure adequate continuity of the intervening materials.

# **Design Rules**

Two Features on different mask layers can be misaligned by a maximum of  $2\lambda$  on the wafer.

- If the overlap of these two different mask layers can be catastrophic to the design, they must be separated by at least 2λ
- $\ \square$  If the overlap is just undesirable, they must be separated by at least  $\lambda$

- $\square$  Minimum width of PolySi and diffusion line **2** $\lambda$
- Minimum width of Metal line 3λ as metal lines run over a more uneven surface than other conducting layers to ensure their continuity



- ☐ PolySi PolySi spacing 2λ
- Metal Metal spacing 3λ
- Diffusion Diffusion spacing 3λ: To avoid the possibility of their associated regions overlapping and conducting current



- Diffusion PolySi spacing  $\lambda$ : To prevent the lines overlapping to form unwanted capacitor.
- Metal lines can pass over both diffusion and polySi without electrical effect. Where no separation is specified, metal lines can overlap or cross.



- ☐ Metal lines can pass over both diffusion and polySi without electrical effect
- $\ \square$  It is recommended practice to leave  $\lambda$  between a metal edge and a polySi or diffusion line to which it is not electrically connected



## **Contact cut**

- Metal connects to polySi/diffusion by contact cut.
  - Contact area: 2  $\lambda$  \*2  $\lambda$
- Metal and polySi or diffusion must overlap this contact area by  $\lambda$  so that the two desired conductors encompass the contact area despite any mis-align



## **Contact cut**

Contact cut – contact cut: 2  $\lambda$  apart To prevent holes from merging.



## Design Rules to be followed:NMOS

Minimum diff width 2 λ  $\square$  Minimum poly width 2  $\lambda$ Minimum metal width 3 λ  $\square$  poly-poly spacing 2  $\lambda$ diff-diff spacing 3  $\lambda$  (depletion regions tend to spread outward)  $\square$  metal-metal spacing 3  $\lambda$  $\Box$  diff-poly spacing  $\lambda$ Poly gate extend beyond diff by 2 λ  $\square$  Diff extend beyond poly by 2  $\lambda$  $\Box$  Contact size 2  $\lambda$  \* 2  $\lambda$ Contact diff/poly/metal overlap 1  $\lambda$ Contact to contact spacing 2 \(\lambda\) Contact to poly/diff spacing 2  $\lambda$ Buried contact to active device spacing 2  $\lambda$ Buried contact overlap in diff direction 2  $\lambda$ Buried contact overlap in poly direction 1  $\lambda$ Implant gate overlap 2λ





# **Interlayer Contacts**

Interconnection between poly and diffusion is done by contacts.

- 1. Metal contact
- 2. Butting contact
- 3. Buried contact

## Metal 1 to polysilicon or to diffusion

- $\Box$  Contact cut of  $2\lambda * 2\lambda$  in oxide layer above poly and diffusion
- Metal used for interconnection
- Individual contact size becomes 4λ \* 4λ



When deposition of the metal layer takes place the metal is deposited through the contact cut areas onto the underlying area so that contact is made between the layers.

# **Butting Contact**



The gate and diffusion of NMOS device can be connected by a **butting contact.** 

- Two contact cuts are adjacent to each other
- •Therefore effective contact area is less
- •Here metal makes contact to both the diffusion forming the drain of the transistor and to the polySi forming this device's gate.



#### **Buried Contact**

The buried contact window defines the area where oxide is to be removed so that polySi connects directly to diffusion.

- Contact Area must be a min. of 2  $\lambda$  \*2 $\lambda$  to ensure adequate contact area.
- Advantages: No metal cap required.
- Disadvantage: An extra mask is required.



- The buried contact window surrounds this contact by  $\lambda$  in all directions to avoid any part of this area forming a transistor.
- $\square$  Separated from its related transistor gate by 2 $\lambda$  to prevent gate area from being reduced.



## **Buried Contact**



# **Examples of layout**

#### **NMOS Depletion load Inverter**



## **NMOS NAND**



## **NMOS NOR**





#### **Double Metal MOS Process Rules**

#### **Via(contact from Metal 2 to Metal1)**



- ☐ Second level metal layers are coarser than the first (conventional) layer and the isolation layer between the layers may also be of relatively greater thickness
- ☐ Contacts between first and second metal layers, they are known as *vias*
- $\square$  The second metal layer representation is color coded dark blue (or purple)

## **Fabrication process**

- The oxide below the first metal layer is deposited by atmospheric chemical vapor deposition (CVD) and the oxide layer between the metal layers is applied in a similar manner.
- Depending on the process, removal of selected areas of the oxide is accomplished by plasma etching, which is designed to have a high level of vertical ion bombardment to allow for high and uniform etch rates.
- The bulk of the process steps for a double polysilicon layer process are similar in nature to those already described, except that a second thin oxide layer is grown after depositing and patterning the first polysilicon layer (Poly. 1) to isolate it from the now to be deposited second poly. layer (Poly. 2).
- ☐ The presence of a second poly. layer gives greater flexibility in interconnections and also allows Poly. 2 transistors to be formed by intersecting Poly. 2 and diffusion.

#### The approach taken

- 1. Use the second level metal for the global distribution of power buses, that is, *VDD* and *GND* (*Vss*), and for clock lines.
- 2. Use the first level metal for local distribution of power and for signal lines.
- 3. Lay out the two metal layers so that the conductors are mutually orthogonal wherever possible.

### **CMOS Lambda-based Design Rules**

Line size and spacing:

#### 1. metal1:

Minimum width=3λ Minimum Spacing=3λ

#### 2. metal**2**:

Minimum width=3λ Minimum Spacing=4λ

#### 3. **poly:**

Minimum width= 2λ Minimum Spacing=2λ

#### 4. ndiff/pdiff:

Minimum width= 3λ Minimum Spacing=3λ,

#### 5. wells:

o minimum width= $6\lambda$ , minimum n-well/p-well space =  $6\lambda$  (They are at same potential) =  $9\lambda$  (They are at different potential)

#### **Transistors:**

- □ Min width= $3\lambda$
- □ Min length= $2\lambda$
- □ Min poly overhang= $2\lambda$

#### **Contacts (Vias):**

- Cut size: exactly 2λX 2λ
- $\square$  Cut separation: minimum  $2\lambda$
- $\square$  Overlap: min 1 $\lambda$ in all directions

# **CMOS Examples**

#### **CMOS Inverter**



## **CMOS NAND**



# **CMOS NOR**



### **CMOS Complementary Logic**

- ☐ The various applications require logic structures have different optimization
- ☐ Circuits needs
  - 1. Fast response
  - 2. Some slow but very precise response
  - 3. Large functionality in a small space
- ☐ Optimizations are specific because of he trade off between the n number of design parameters

# **CMOS Complementary Logic**

- ☐ CMOS NAND and NOR: Fixed sizes for n and p gates
- $\square$  Variable ratios ---- to vary the threshold and speed
- ☐ If all gates are of same sizes
  - 1. Functions more correctly
  - 2. Supply voltage can be increased to get better noise
  - 3. Supply voltage can be decreased for reduced power dissipation
  - 4. Power down with low power dissipation
- A CMOS requires a n block an p block for completion of the logic. That is for a n input logic 2n gates are required
- Variation include
  - 1. Reduction of noise margins
  - 2. Reducing the function determining transistors to one polarity

## **BICMOS Logic**

- ☐ The CMOS logic structures have low output drive capability
- ☐ The bipolar transistors produces larger output -----current controlled devices
- ☐ We can have the bipolar transistors both for pull up and pull down or only for pull up



Generalized BICMOS Logic gate

### NAND with two NPN drivers



# NAND with one NPN in pull up



#### Pseudo nMOS

- ☐ Adding a single pFET to otherwise of nFET only circuit-----Pseudo –nMOS
- ☐ Pseudo nMOS logic uses fewer transistors
- ☐ For N inputs, a pseudo nMOS logic gates requires (N+1) FETs



#### **ILLUSTRATION OF SIZING PROBLEM**



$$\frac{\beta_n}{2}[2(V_{DD} - V_{Tn})V_{OL} - V_{OL}^2] = \frac{\beta_p}{2}(V_{DD} - |V_{Tp}|)^2$$

$$V_{OL} = (V_{DD} - V_{Tn}) - \sqrt{(V_{DD} - V_{Tn})^2 - \frac{\beta_p}{\beta_n}(V_{DD} - |V_{Tp}|)^2}$$

#### **EXAMPLE**

Consider a CMOS process with VDD=5V, VTn=0.7V, VTp=-0.8V, Kn=150\*10^-6A/V^2 And Kp=  $68*10^-6A/V^2$ . A pseudo nMOS inverter sixe with(W/L)n=4 and (W/L)p=6 Gives an inverted with an output low voltage

#### **Clocked CMOS**

The real power of digital logic is realized only when we progress the concept of clock control and sequential circuits.

The clock signal  $\phi$ (or clock) is periodic waveform with a well defined period T(sec) and frequency f[Hz]

The clock  $\phi(t)$  and its complement  $\phi(t)$ . Ideally these are non-overlapping such that  $\phi(t) \phi(t)'=0$   $\phi(t)'=VDD-\phi(t)$ 



## General Structure of a C<sup>2</sup>MOS











# Charge leakage



Denoting the current off of the capacitor by iout, we may sum the contribution to obtain

$$i_{out} = i_n - i_p$$
$$= -C_{out} \frac{dV}{dt}$$

To see the effects of the leakage currents, suppose that we have an initial voltage v(t=0)=V1Stored on the capacitor

If in>ip, then iout=iL is a positive number, indicating current flow off of the capcitor Rewriting the equation as

$$I_L = -C_{out} \frac{dV}{dt}$$

$$\int_{V_1}^{V(t)} dV = -\int_0^t \left(\frac{I_L}{C_{out}}\right) dt$$

Assuming IL is constant, equation may be integrated to yield

$$V(t) = V_1 - \left(\frac{I_L}{C_{out}}\right)t$$

The hold time the corresponds to the maximum time that the logic 1 voltage can be stored

$$V(t_h) = V_1 - \left(\frac{I_L}{C_{out}}\right) t_h = V_x$$

$$t_h = \left(\frac{C_{out}}{I_L}\right)(V_1 - V_x)$$

Cout=50fF, IL=0.1pA, voltage change=1V

If V(t=0)=0V, IL=ip-in>0 then the same analysis holds with the result

$$V(t) = \left(\frac{I_L}{C_{out}}\right)t$$

#### **Subthreshold Current**

$$I = I_{D0} \left(\frac{W}{L}\right) e^{-(V_{GS} - V_T)/(nV_{th})}$$

If ID0=10^-9, VGS=0V

#### **Physical structure**

$$t_h = \left(\frac{50 \times 10^{-15}}{10^{-7}}\right)(1) = 0.5 \text{ } \mu\text{sec}$$

The general differential equation is of the form

$$I_L(V) = -C_{out}(V) \frac{dV}{dt}$$

If we know the explicit functions for IL(V) and Cout(V) then

$$\int_{0}^{t} dt = \int_{V_{x}}^{V(t)} \frac{C_{out}(V)}{I_{L}(V)} dV = t$$



# **Dynamic CMOS Logic Circuits**



#### **Dynamic Logic gate Example**



#### **Charge Sharing**



The current flow caused when the voltages are equal with a final value

$$V_{\text{out}} = V_2 = V_1 = V_f$$

The total charge on the current is then distributed according to

$$Q = C_{out}V_f + C_1V_f + C_2V_f$$
  
=  $(C_{out} + C_1 + C_2)V_f$ 

Applying the principle of conservation of charges this must be equal to the initial charge in the system

$$Q = (C_{out} + C_1 + C_2)V_f = C_{out}V_{DD}$$

$$V_f = \left(\frac{C_{out}}{C_{out} + C_1 + C_2}\right)V_{DD}$$

$$\left(\frac{C_{out}}{C_{out} + C_1 + C_2}\right) < 1$$
 we see that 
$$V_f < V_{DD}$$

 $C_{out} \gg C_1 + C_2$ 

## **Domino Logic**

Domino logic is a CMOS logic style obtained by adding a static inverter to the output of the basic dynamic gate circuit





Figure 9.21 Non-inverting domino logic gates



sure 9.22 Layout for a domino AND gate



Figure 9.23 A domino cascade



# **Charge Keeper**



## **Multiple output Domino Logic**



# Power Dissipation of Dynamic Logic Circuits

- CMOS dynamic logic circuits can be designed to provide very fast switching with modest real estate consumption
- Successfully used in several well-known chips and are the basis of DRAMS and other important computer components
- They can be quite power hungry which may limit their usage
- The clock defines the precharge and evaluate operations in every cycle
- Charge cannot be held on a capacitive node every precharge cycle will pull current from the voltage source
- Adding to the overall power dissipation of the circuit

### **End of Module-2**